Efficiency modeling for MHz DCDC converters at 40 v input voltage range

Zur Kurzanzeige

dc.identifier.uri http://dx.doi.org/10.15488/15787
dc.identifier.uri https://www.repo.uni-hannover.de/handle/123456789/15911
dc.contributor.author Wittmann, J.
dc.contributor.author Seidel, A.
dc.contributor.author Wicht, B.
dc.date.accessioned 2024-01-04T08:18:30Z
dc.date.available 2024-01-04T08:18:30Z
dc.date.issued 2014
dc.identifier.citation Wittmann, J.; Seidel, A.; Wicht, B.: Efficiency modeling for MHz DCDC converters at 40 v input voltage range. In: Advances in Radio Science (Kleinheubacher Berichte) 12 (2014), S. 111-115. DOI: https://doi.org/10.5194/ars-12-111-2014
dc.description.abstract Size and cost of a switched mode power supply can be reduced by increasing the switching frequency. This leads especially at a high input voltage to a decreasing efficiency caused by switching losses. Conventional calculations are not suitable to predict the efficiency as parasitic capacitances have a significant loss contribution. This paper presents an analytical efficiency model which considers parasitic capacitances separately and calculates the power loss contribution of each capacitance to any resistive element. The proposed model is utilized for efficiency optimization of converters with switching frequencies > 10 MHz and input voltages up to 40 V. For experimental evaluation a DCDC converter was manufactured in a 180 nm HV BiCMOS technology. The model matches a transistor level simulation and measurement results with an accuracy better than 3.5 %. The accuracy of the parasitic capacitances of the high voltage transistor determines the overall accuracy of the efficiency model. Experimental capacitor measurements can be fed into the model. Based on the model, different architectures have been studied. eng
dc.language.iso eng
dc.publisher Göttingen : Copernicus Publications
dc.relation.ispartofseries Advances in Radio Science (Kleinheubacher Berichte) 12 (2014)
dc.rights CC BY 3.0 Unported
dc.rights.uri https://creativecommons.org/licenses/by/3.0
dc.subject BiCMOS technology eng
dc.subject Computer simulation eng
dc.subject Efficiency eng
dc.subject Switched mode power supplies eng
dc.subject Switching frequency eng
dc.subject.ddc 620 | Ingenieurwissenschaften und Maschinenbau
dc.subject.ddc 550 | Geowissenschaften
dc.title Efficiency modeling for MHz DCDC converters at 40 v input voltage range eng
dc.type Article
dc.type Text
dc.relation.essn 1684-9973
dc.relation.doi https://doi.org/10.5194/ars-12-111-2014
dc.bibliographicCitation.volume 12
dc.bibliographicCitation.firstPage 111
dc.bibliographicCitation.lastPage 115
dc.description.version publishedVersion
tib.accessRights frei zug�nglich


Die Publikation erscheint in Sammlung(en):

Zur Kurzanzeige

 

Suche im Repositorium


Durchblättern

Mein Nutzer/innenkonto

Nutzungsstatistiken