Model reduction of parasitic coupling networks of mixed-signal VLSI circuits

Zur Kurzanzeige

dc.identifier.uri http://dx.doi.org/10.15488/2740
dc.identifier.uri http://www.repo.uni-hannover.de/handle/123456789/2766
dc.contributor.author Ludwig, Stefan
dc.contributor.author Mathis, Wolfgang
dc.date.accessioned 2018-02-09T09:51:29Z
dc.date.available 2018-02-09T09:51:29Z
dc.date.issued 2011
dc.identifier.citation Ludwig, S.; Mathis, W.: Model reduction of parasitic coupling networks of mixed-signal VLSI circuits. In: COMPEL - The International Journal for Computation and Mathematics in Electrical and Electronic Engineering 30 (2011), Nr. 4, S. 1363-1375. DOI: https://doi.org/10.1108/03321641111133253
dc.description.abstract Purpose: This paper aims to present a method for the efficient reduction of networks modelling parasitic couplings in very-large-scale integration (VLSI) circuits. Design/methodology/approach: The parasitic effects are modelled by large RLC networks and current sources for the digital switching currents. Based on the determined behaviour of the digital modules, an efficient description of these networks is proposed, which allows for a more efficient model reduction than standard methods. Findings: The proposed method enables a fast and efficient simulation of the parasitic effects. Additionally, an extension of the reduction method to elements, which incorporate some supply voltage dependence to model the internal currents more precisely than independent current sources is presented. Practical implications: The presented method can be applied to large electrical networks, used in the modelling of parasitic effects, for reducing their size. A reduced model is created which can be used in investigations with circuit simulators requiring a lowered computational effort. Originality/value: Contrary to existing methods, the presented method includes the knowledge of the behaviour of the sources in the model to enhance the model reduction process. © Emerald Group Publishing Limited 0332-1649. eng
dc.language.iso eng
dc.publisher Bingley : Emerald Group Publishing Ltd.
dc.relation.ispartofseries COMPEL - The International Journal for Computation and Mathematics in Electrical and Electronic Engineering 30 (2011), Nr. 4
dc.rights Es gilt deutsches Urheberrecht. Das Dokument darf zum eigenen Gebrauch kostenfrei genutzt, aber nicht im Internet bereitgestellt oder an Außenstehende weitergegeben werden. Dieser Beitrag ist aufgrund einer (DFG-geförderten) Allianz- bzw. Nationallizenz frei zugänglich.
dc.subject Circuits eng
dc.subject Modelling eng
dc.subject Circuit simulators eng
dc.subject Computational effort eng
dc.subject Current sources eng
dc.subject Design/methodology/approach eng
dc.subject Digital switching eng
dc.subject Efficient simulation eng
dc.subject Electrical networks eng
dc.subject Mixed signal eng
dc.subject Model reduction eng
dc.subject Modelling eng
dc.subject Parasitic couplings eng
dc.subject Parasitic effect eng
dc.subject Reduced model eng
dc.subject Reduction method eng
dc.subject RLC networks eng
dc.subject Standard method eng
dc.subject Supply voltages eng
dc.subject Very-large-scale integration circuits eng
dc.subject Networks (circuits) eng
dc.subject VLSI circuits eng
dc.subject.ddc 620 | Ingenieurwissenschaften und Maschinenbau ger
dc.subject.ddc 510 | Mathematik ger
dc.title Model reduction of parasitic coupling networks of mixed-signal VLSI circuits
dc.type Article
dc.type Text
dc.relation.issn 0332-1649
dc.relation.doi https://doi.org/10.1108/03321641111133253
dc.bibliographicCitation.issue 4
dc.bibliographicCitation.volume 30
dc.bibliographicCitation.firstPage 1363
dc.bibliographicCitation.lastPage 1375
dc.description.version publishedVersion
tib.accessRights frei zug�nglich


Die Publikation erscheint in Sammlung(en):

Zur Kurzanzeige

 

Suche im Repositorium


Durchblättern

Mein Nutzer/innenkonto

Nutzungsstatistiken